IEEE LRM compliant System Verilog Parser in Java with Python, Tcl API
VHDL Verification and Simulation Tool
The Component Library Sorcerer
Integrated Development Environment (IDE) for learning HDL
Community driven PCB Layout and Schematic capture software
Yet Another JNI-D2XX Interface Project
Optimer: a SPICE base electrical/ electronic circuit optimization tool
Eclipse-based IDE for design verification tasks
FFT co-processor in Verilog based on the KISS FFT
A graphical Finite State Machine (FSM) designer.
is a Qt program to generate SMD chip shooter code
Java Decision Diagrams (BDD) libraries: JDD and JBDD