Skip to content

Commit be761d5

Browse files
committed
Merge remote branch 'nouveau/drm-nouveau-fixes' of /ssd/git/drm-nouveau-next into drm-fixes
* 'nouveau/drm-nouveau-fixes' of /ssd/git/drm-nouveau-next: drm/nouveau: fix allocation of notifier object drm/nouveau: fix notifier memory corruption bug drm/nouveau: fix pinning of notifier block drm/nouveau: populate ttm_alloced with false, when it's not drm/nouveau: fix nv30 pcie boards drm/nouveau: split ramin_lock into two locks, one hardirq safe
2 parents 12dfc84 + e4ac93b commit be761d5

File tree

11 files changed

+36
-22
lines changed

11 files changed

+36
-22
lines changed

drivers/gpu/drm/nouveau/nouveau_dma.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -83,7 +83,7 @@ nouveau_dma_init(struct nouveau_channel *chan)
8383
return ret;
8484

8585
/* NV_MEMORY_TO_MEMORY_FORMAT requires a notifier object */
86-
ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfd0, 0x1000,
86+
ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
8787
&chan->m2mf_ntfy);
8888
if (ret)
8989
return ret;

drivers/gpu/drm/nouveau/nouveau_drv.h

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -682,6 +682,9 @@ struct drm_nouveau_private {
682682
/* For PFIFO and PGRAPH. */
683683
spinlock_t context_switch_lock;
684684

685+
/* VM/PRAMIN flush, legacy PRAMIN aperture */
686+
spinlock_t vm_lock;
687+
685688
/* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
686689
struct nouveau_ramht *ramht;
687690
struct nouveau_gpuobj *ramfc;

drivers/gpu/drm/nouveau/nouveau_fbcon.c

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -181,13 +181,13 @@ nouveau_fbcon_sync(struct fb_info *info)
181181
OUT_RING (chan, 0);
182182
}
183183

184-
nouveau_bo_wr32(chan->notifier_bo, chan->m2mf_ntfy + 3, 0xffffffff);
184+
nouveau_bo_wr32(chan->notifier_bo, chan->m2mf_ntfy/4 + 3, 0xffffffff);
185185
FIRE_RING(chan);
186186
mutex_unlock(&chan->mutex);
187187

188188
ret = -EBUSY;
189189
for (i = 0; i < 100000; i++) {
190-
if (!nouveau_bo_rd32(chan->notifier_bo, chan->m2mf_ntfy + 3)) {
190+
if (!nouveau_bo_rd32(chan->notifier_bo, chan->m2mf_ntfy/4 + 3)) {
191191
ret = 0;
192192
break;
193193
}

drivers/gpu/drm/nouveau/nouveau_mem.c

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -398,7 +398,7 @@ nouveau_mem_vram_init(struct drm_device *dev)
398398
dma_bits = 40;
399399
} else
400400
if (drm_pci_device_is_pcie(dev) &&
401-
dev_priv->chipset != 0x40 &&
401+
dev_priv->chipset > 0x40 &&
402402
dev_priv->chipset != 0x45) {
403403
if (pci_dma_supported(dev->pdev, DMA_BIT_MASK(39)))
404404
dma_bits = 39;

drivers/gpu/drm/nouveau/nouveau_notifier.c

Lines changed: 7 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -35,19 +35,22 @@ nouveau_notifier_init_channel(struct nouveau_channel *chan)
3535
{
3636
struct drm_device *dev = chan->dev;
3737
struct nouveau_bo *ntfy = NULL;
38-
uint32_t flags;
38+
uint32_t flags, ttmpl;
3939
int ret;
4040

41-
if (nouveau_vram_notify)
41+
if (nouveau_vram_notify) {
4242
flags = NOUVEAU_GEM_DOMAIN_VRAM;
43-
else
43+
ttmpl = TTM_PL_FLAG_VRAM;
44+
} else {
4445
flags = NOUVEAU_GEM_DOMAIN_GART;
46+
ttmpl = TTM_PL_FLAG_TT;
47+
}
4548

4649
ret = nouveau_gem_new(dev, NULL, PAGE_SIZE, 0, flags, 0, 0, &ntfy);
4750
if (ret)
4851
return ret;
4952

50-
ret = nouveau_bo_pin(ntfy, flags);
53+
ret = nouveau_bo_pin(ntfy, ttmpl);
5154
if (ret)
5255
goto out_err;
5356

drivers/gpu/drm/nouveau/nouveau_object.c

Lines changed: 6 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -1039,19 +1039,20 @@ nv_ro32(struct nouveau_gpuobj *gpuobj, u32 offset)
10391039
{
10401040
struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
10411041
struct drm_device *dev = gpuobj->dev;
1042+
unsigned long flags;
10421043

10431044
if (gpuobj->pinst == ~0 || !dev_priv->ramin_available) {
10441045
u64 ptr = gpuobj->vinst + offset;
10451046
u32 base = ptr >> 16;
10461047
u32 val;
10471048

1048-
spin_lock(&dev_priv->ramin_lock);
1049+
spin_lock_irqsave(&dev_priv->vm_lock, flags);
10491050
if (dev_priv->ramin_base != base) {
10501051
dev_priv->ramin_base = base;
10511052
nv_wr32(dev, 0x001700, dev_priv->ramin_base);
10521053
}
10531054
val = nv_rd32(dev, 0x700000 + (ptr & 0xffff));
1054-
spin_unlock(&dev_priv->ramin_lock);
1055+
spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
10551056
return val;
10561057
}
10571058

@@ -1063,18 +1064,19 @@ nv_wo32(struct nouveau_gpuobj *gpuobj, u32 offset, u32 val)
10631064
{
10641065
struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
10651066
struct drm_device *dev = gpuobj->dev;
1067+
unsigned long flags;
10661068

10671069
if (gpuobj->pinst == ~0 || !dev_priv->ramin_available) {
10681070
u64 ptr = gpuobj->vinst + offset;
10691071
u32 base = ptr >> 16;
10701072

1071-
spin_lock(&dev_priv->ramin_lock);
1073+
spin_lock_irqsave(&dev_priv->vm_lock, flags);
10721074
if (dev_priv->ramin_base != base) {
10731075
dev_priv->ramin_base = base;
10741076
nv_wr32(dev, 0x001700, dev_priv->ramin_base);
10751077
}
10761078
nv_wr32(dev, 0x700000 + (ptr & 0xffff), val);
1077-
spin_unlock(&dev_priv->ramin_lock);
1079+
spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
10781080
return;
10791081
}
10801082

drivers/gpu/drm/nouveau/nouveau_sgdma.c

Lines changed: 3 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -55,6 +55,7 @@ nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
5555
be->func->clear(be);
5656
return -EFAULT;
5757
}
58+
nvbe->ttm_alloced[nvbe->nr_pages] = false;
5859
}
5960

6061
nvbe->nr_pages++;
@@ -427,7 +428,7 @@ nouveau_sgdma_init(struct drm_device *dev)
427428
u32 aper_size, align;
428429
int ret;
429430

430-
if (dev_priv->card_type >= NV_50 || drm_pci_device_is_pcie(dev))
431+
if (dev_priv->card_type >= NV_40 && drm_pci_device_is_pcie(dev))
431432
aper_size = 512 * 1024 * 1024;
432433
else
433434
aper_size = 64 * 1024 * 1024;
@@ -457,7 +458,7 @@ nouveau_sgdma_init(struct drm_device *dev)
457458
dev_priv->gart_info.func = &nv50_sgdma_backend;
458459
} else
459460
if (drm_pci_device_is_pcie(dev) &&
460-
dev_priv->chipset != 0x40 && dev_priv->chipset != 0x45) {
461+
dev_priv->chipset > 0x40 && dev_priv->chipset != 0x45) {
461462
if (nv44_graph_class(dev)) {
462463
dev_priv->gart_info.func = &nv44_sgdma_backend;
463464
align = 512 * 1024;

drivers/gpu/drm/nouveau/nouveau_state.c

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -608,6 +608,7 @@ nouveau_card_init(struct drm_device *dev)
608608
spin_lock_init(&dev_priv->channels.lock);
609609
spin_lock_init(&dev_priv->tile.lock);
610610
spin_lock_init(&dev_priv->context_switch_lock);
611+
spin_lock_init(&dev_priv->vm_lock);
611612

612613
/* Make the CRTCs and I2C buses accessible */
613614
ret = engine->display.early_init(dev);

drivers/gpu/drm/nouveau/nv50_instmem.c

Lines changed: 6 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -404,23 +404,25 @@ void
404404
nv50_instmem_flush(struct drm_device *dev)
405405
{
406406
struct drm_nouveau_private *dev_priv = dev->dev_private;
407+
unsigned long flags;
407408

408-
spin_lock(&dev_priv->ramin_lock);
409+
spin_lock_irqsave(&dev_priv->vm_lock, flags);
409410
nv_wr32(dev, 0x00330c, 0x00000001);
410411
if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
411412
NV_ERROR(dev, "PRAMIN flush timeout\n");
412-
spin_unlock(&dev_priv->ramin_lock);
413+
spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
413414
}
414415

415416
void
416417
nv84_instmem_flush(struct drm_device *dev)
417418
{
418419
struct drm_nouveau_private *dev_priv = dev->dev_private;
420+
unsigned long flags;
419421

420-
spin_lock(&dev_priv->ramin_lock);
422+
spin_lock_irqsave(&dev_priv->vm_lock, flags);
421423
nv_wr32(dev, 0x070000, 0x00000001);
422424
if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
423425
NV_ERROR(dev, "PRAMIN flush timeout\n");
424-
spin_unlock(&dev_priv->ramin_lock);
426+
spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
425427
}
426428

drivers/gpu/drm/nouveau/nv50_vm.c

Lines changed: 3 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -174,10 +174,11 @@ void
174174
nv50_vm_flush_engine(struct drm_device *dev, int engine)
175175
{
176176
struct drm_nouveau_private *dev_priv = dev->dev_private;
177+
unsigned long flags;
177178

178-
spin_lock(&dev_priv->ramin_lock);
179+
spin_lock_irqsave(&dev_priv->vm_lock, flags);
179180
nv_wr32(dev, 0x100c80, (engine << 16) | 1);
180181
if (!nv_wait(dev, 0x100c80, 0x00000001, 0x00000000))
181182
NV_ERROR(dev, "vm flush timeout: engine %d\n", engine);
182-
spin_unlock(&dev_priv->ramin_lock);
183+
spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
183184
}

0 commit comments

Comments
 (0)